

Sample &

Buy



TPS259240, TPS259241

SLVSCU9-AUGUST 2015

## TPS25924x 12-V eFuse with Over Voltage Protection and Blocking FET Control

Technical

Documents

### 1 Features

- $V_{OPERATING} = 4.5 V$  to 13.8 V,  $V_{ABSMAX} = 20 V$
- Integrated 28-mΩ Pass MOSFET
- Fixed 15-V Over Voltage Clamp
- 2-A to 5-A Adjustable I<sub>LIMIT</sub> (±15% Accuracy)
- Reverse Current Blocking Support
- Programmable OUT Slew Rate, UVLO
- Built-in Thermal Shutdown
- UL 2367 Recognition Pending
- Safe During Single Point Failure Test (UL60950)
- Small Foot Print 10L (3 mm x 3 mm) VSON

### 2 Applications

- Adapter Powered Devices
- HDD and SSD Drives
- Set Top Boxes
- Servers / AUX Supplies
- Fan Control
- PCI/PCIe Cards

### 3 Description

Tools &

Software

The TPS25924x family of eFuses is a highly integrated circuit protection and power management solution in a tiny package. The devices use few external components and provide multiple protection modes. They are a robust defense against overloads, shorts circuits, voltage surges, excessive inrush current, and reverse current.

Support &

Community

20

Current limit level can be set with a single external resistor. Over voltage events are limited by internal clamping circuits to a safe fixed maximum, with no external components required.

Applications with particular voltage ramp requirements can set dV/dT with a single capacitor to ensure proper output ramp rates. Many systems, such as SSDs, must not allow holdup capacitance energy to dump back through the FET body diode onto a drooping or shorted input bus. The BFET pin is for such systems. An external NFET can be connected "Back to Back (B2B)" with the TPS25924x output and the gate driven by BFET to prevent current flow from load to source (see Figure 43).

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TPS259241   |           | 2.00 mm v 2.00 mm |  |  |
| TPS259240   | VSON (10) | 3.00 mm × 3.00 mm |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.

# Application Schematic



### Transient: Output Short Circuit





| Copyright © 2015, | Texas | Instruments | Incorporated |
|-------------------|-------|-------------|--------------|
|-------------------|-------|-------------|--------------|

### **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configuration and Functions        |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 5              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Timing Requirements 6              |
|   | 7.7  | Typical Characteristics 7          |
| 8 | Deta | ailed Description 13               |
|   | 8.1  | Overview 13                        |
|   | 8.2  | Functional Block Diagram 13        |
|   | 8.3  | Feature Description 13             |
|   | 8.4  | Device Functional Modes16          |

| 9  | App   | lication and Implementation       | 17 |
|----|-------|-----------------------------------|----|
|    | 9.1   | Application Information           | 17 |
|    | 9.2   | Typical Applications              | 17 |
| 10 | Pow   | er Supply Recommendations         | 23 |
|    | 10.1  | Transient Protection              | 23 |
|    | 10.2  | Output Short-Circuit Measurements | 23 |
| 11 | Laye  | out                               | 24 |
|    | 11.1  | Layout Guidelines                 | 24 |
|    | 11.2  | Layout Example                    | 24 |
| 12 | Dev   | ice and Documentation Support     | 25 |
|    | 12.1  | Device Support                    | 25 |
|    | 12.2  | Documentation Support             | 25 |
|    | 12.3  | Related Links                     | 25 |
|    | 12.4  | Community Resources               | 25 |
|    | 12.5  | Trademarks                        | 25 |
|    | 12.6  | Electrostatic Discharge Caution   | 25 |
|    | 12.7  | Glossary                          | 25 |
| 13 | Mec   | hanical, Packaging, and Orderable |    |
|    | Infor | mation                            | 25 |
|    |       |                                   |    |

### 4 Revision History

| DATE        | REVISION | NOTES            |
|-------------|----------|------------------|
| August 2015 | *        | Initial release. |

2



www.ti.com



### 5 Device Comparison Table

| PART NUMBER | UV    | OV CLAMP | FAULT RESPONSE | STATUS |
|-------------|-------|----------|----------------|--------|
| TPS259241   | 4.3 V | 15 V     | Auto Retry     | Active |
| TPS259240   | 4.3 V | 15 V     | Latched        | Active |

### 6 Pin Configuration and Functions



#### **Pin Functions**

|         | PIN         | DESCRIPTION                                                                                                                                                                                                                                                                                        |
|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | NUMBER      | DESCRIPTION                                                                                                                                                                                                                                                                                        |
| BFET    | 9           | Connect this pin to the gate of a blocking NFET. See the <i>Feature Description</i> section. This pin can be left floating if it is not used.                                                                                                                                                      |
| dV/dT   | 1           | Tie a capacitor from this pin to GND to control the ramp rate of OUT at device turn-on.                                                                                                                                                                                                            |
| EN/UVLO | 2           | This is a dual function control pin. When used as an ENABLE pin and pulled down, it shuts off the internal pass MOSFET and pulls BFET to GND. When pulled high, it enables the device and BFET. As an UVLO pin, it can be used to program different UVLO trip point via external resistor divider. |
| GND     | Thermal Pad | GND                                                                                                                                                                                                                                                                                                |
| ILIM    | 10          | A resistor from this pin to GND will set the overload and short circuit limit.                                                                                                                                                                                                                     |
| OUT     | 6-8         | Output of the device                                                                                                                                                                                                                                                                               |
| VIN     | 3-5         | Input supply voltage                                                                                                                                                                                                                                                                               |



### 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted) (1) (2)

|                                             |                        | MIN  | MAX       | UNIT |
|---------------------------------------------|------------------------|------|-----------|------|
| Supply voltage <sup>(1)</sup>               | VIN                    | -0.3 | 20        | V    |
| Supply voltage <sup>(1)</sup>               | VIN (10 ms Transient)  |      | 22        | v    |
| Output voltage                              | OUT                    | -0.3 | VIN + 0.3 | V    |
|                                             | OUT (Transient < 1 µs) |      | -1.2      | V    |
|                                             | ILIM                   | -0.3 | 7         |      |
| Voltage                                     | EN/UVLO                | -0.3 | 7         | V    |
| Voltage                                     | dV/dT                  | -0.3 | 7         | v    |
|                                             | BFET                   | -0.3 | 30        |      |
| Storage temperature range, T <sub>stg</sub> |                        | -65  | 150       | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to network ground terminal.

### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                      |                       | MIN | TYP | MAX   | UNIT |
|------------------------------------------------------|-----------------------|-----|-----|-------|------|
|                                                      | VIN                   | 4.5 | 12  | 13.8  |      |
|                                                      | BFET                  | 0   |     | VIN+6 | V    |
| Input voltage range                                  | dV/dT, EN/UVLO        | 0   |     | 6     | V    |
|                                                      | ILIM                  | 0   |     | 3     |      |
| Continuous output current                            | I <sub>OUT</sub>      | 0   |     | 5     | А    |
| Resistance                                           | ILIM                  | 10  | 100 | 162   | kΩ   |
| External conscitence                                 | OUT                   | 0.1 | 1   | 1000  | μF   |
| External capacitance                                 | dV/dT                 |     | 1   | 1000  | nF   |
| Operating junction temperature range, T <sub>J</sub> |                       | -40 | 25  | 125   | °C   |
| Operating Ambient temperature                        | range, T <sub>A</sub> | -40 | 25  | 85    | °C   |



### TPS259240, TPS259241 SLVSCU9 – AUGUST 2015

### 7.4 Thermal Information

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                              | TPS25924x  |       |
|---------------------|----------------------------------------------|------------|-------|
|                     | THERMAL METRIC                               | DRC (VSON) | UNIT  |
|                     |                                              | 10 PINS    |       |
| $R_{\thetaJA}$      | Junction-to-ambient thermal resistance       | 45.9       |       |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 53         |       |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 21.2       | °C/W  |
| Ψ <sub>JT</sub>     | Junction-to-top characterization parameter   | 1.2        | °C/VV |
| Ψ <sub>JB</sub>     | Junction-to-board characterization parameter | 21.4       |       |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | 5.9        |       |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 7.5 Electrical Characteristics

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ , VIN = 12 V, V<sub>EN /UVLO</sub> = 2 V, R<sub>ILIM</sub> = 100 k $\Omega$ , C<sub>dVdT</sub> = OPEN. All voltages referenced to GND (unless otherwise noted).

|                          | PARAMETER                                                               | TEST CONDITIONS                                                                                    | MIN  | TYP  | MAX  | UNIT |
|--------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| VIN (INPUT S             | UPPLY)                                                                  |                                                                                                    |      |      |      |      |
| V <sub>UVR</sub>         | UVLO threshold, rising                                                  |                                                                                                    | 4.15 | 4.3  | 4.45 | V    |
| V <sub>UVhyst</sub>      | UVLO hysteresis <sup>(1)</sup>                                          |                                                                                                    |      | 5%   |      |      |
| IQ <sub>ON</sub>         |                                                                         | Enabled: EN/UVLO = 2 V                                                                             | 0.2  | 0.42 | 0.65 | mA   |
| IQ <sub>OFF</sub>        | Supply current                                                          | EN/UVLO = 0 V                                                                                      |      | 0.13 | 0.25 | mA   |
| V <sub>OVC</sub>         | Over-voltage clamp                                                      | VIN > 16.5 V, I <sub>OUT</sub> = 10 mA                                                             | 13.8 | 15   | 16.5 | V    |
|                          | ABLE/UVLO INPUT)                                                        |                                                                                                    |      |      |      |      |
| V <sub>ENR</sub>         | EN Threshold voltage, rising                                            |                                                                                                    | 1.37 | 1.4  | 1.44 | V    |
| V <sub>ENF</sub>         | EN Threshold voltage, falling                                           |                                                                                                    | 1.32 | 1.35 | 1.39 | V    |
| I <sub>EN</sub>          | EN Input leakage current                                                | $0 V \le V_{EN} \le 5 V$                                                                           | -100 | 0    | 100  | nA   |
| dV/dT (OUTP              | JT RAMP CONTROL)                                                        |                                                                                                    |      |      |      |      |
| I <sub>dVdT</sub>        | dV/dT Charging current <sup>(1)</sup>                                   | V <sub>dVdT</sub> = 0 V                                                                            |      | 220  |      | nA   |
| R <sub>dVdT_disch</sub>  | dV/dT Discharging resistance                                            | EN/UVLO = 0 V, $I_{dVdT}$ = 10 mA sinking                                                          | 50   | 73   | 100  | Ω    |
| V <sub>dVdTmax</sub>     | dV/dT Max capacitor voltage <sup>(1)</sup>                              |                                                                                                    |      | 5.5  |      | V    |
| GAIN <sub>dVdT</sub>     | dV/dT to OUT gain <sup>(1)</sup>                                        | ΔV <sub>dVdT</sub>                                                                                 |      | 4.85 |      | V/V  |
| ILIM (CURREI             | NT LIMIT PROGRAMMING)                                                   |                                                                                                    |      |      |      |      |
| I <sub>ILIM</sub>        | ILIM Bias current <sup>(1)</sup>                                        |                                                                                                    |      | 10   |      | μA   |
|                          |                                                                         | $R_{ILIM} = 45.3 \text{ k}\Omega, V_{VIN-OUT} = 1 \text{ V}$                                       | 1.79 | 2.10 | 2.42 |      |
| I <sub>OL</sub>          |                                                                         | $R_{ILIM} = 100 \text{ k}\Omega, V_{VIN-OUT} = 1 \text{ V}$                                        | 3.46 | 3.75 | 4.03 | А    |
|                          |                                                                         | $R_{ILIM} = 150 \text{ k}\Omega, V_{VIN-OUT} = 1 \text{ V}$                                        | 4.5  | 5.1  | 5.7  |      |
| I <sub>OL-R-Short</sub>  | Overload current limit <sup>(2)</sup>                                   | $R_{ILIM}$ = 0 $\Omega,$ Shorted Resistor Current Limit (Single Point Failure Test: UL60950)^{(1)} |      | 0.84 |      | А    |
| I <sub>OL-R-Open</sub>   |                                                                         | $\rm R_{\rm ILIM}$ = OPEN, Open Resistor Current Limit (Single Point Failure Test: UL60950)^{(1)}  |      | 0.73 |      | А    |
|                          |                                                                         | $R_{ILIM} = 45.3 \text{ k}\Omega, V_{VIN-OUT} = 12 \text{ V}$                                      | 1.66 | 1.98 | 2.35 |      |
| I <sub>SCL</sub>         | Short-circuit current limit <sup>(2)</sup>                              | $R_{ILIM} = 100 \text{ k}\Omega, V_{VIN-OUT} = 12 \text{ V}$                                       | 2.90 | 3.32 | 3.85 | А    |
|                          |                                                                         | $R_{ILIM} = 150 \text{ k}\Omega, V_{VIN-OUT} = 12 \text{ V}$                                       | 3.7  | 4.5  | 5.5  |      |
| RATIO <sub>FASTRIP</sub> | Fast-Trip comparator level w.r.t. overload current limit <sup>(1)</sup> | I <sub>FASTRIP</sub> : I <sub>OL</sub>                                                             |      | 160% |      |      |
| V <sub>OpenILIM</sub>    | ILIM Open resistor detect threshold <sup>(1)</sup>                      | V <sub>ILIM</sub> Rising, R <sub>ILIM</sub> = OPEN                                                 |      | 3.1  |      | V    |

(1) These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty.

(2) Pulsed testing techniques used during this test maintain junction temperature approximately equal to ambient temperature.

### **Electrical Characteristics (continued)**

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ , VIN = 12 V, V<sub>EN /UVLO</sub> = 2 V, R<sub>ILIM</sub> = 100 k $\Omega$ , C<sub>dVdT</sub> = OPEN. All voltages referenced to GND (unless otherwise noted).

| PARAMETER              |                                      | TEST CONDITIONS                                                 | MIN | TYP                    | MAX | UNIT |  |
|------------------------|--------------------------------------|-----------------------------------------------------------------|-----|------------------------|-----|------|--|
| OUT (PASS F            | ET OUTPUT)                           | -                                                               | l l |                        |     |      |  |
| D                      |                                      | $T_J = 25^{\circ}C$                                             | 21  | 21 28 37               |     |      |  |
| R <sub>DS(on)</sub>    | FET ON resistance                    | T <sub>J</sub> = 125°C                                          |     | 39                     | 48  | mΩ   |  |
| IOUT-OFF-LKG           | OUT Bias current in off state        | V <sub>EN/UVLO</sub> = 0 V, V <sub>OUT</sub> = 0 V (Sourcing)   | -5  | 0                      | 1.2 |      |  |
| IOUT-OFF-SINK          |                                      | V <sub>EN/UVLO</sub> = 0 V, V <sub>OUT</sub> = 300 mV (Sinking) | 10  | 15                     | 20  | μA   |  |
| BFET (BLOCK            | (ING FET GATE DRIVER)                |                                                                 |     |                        |     |      |  |
| IBFET                  | BFET Charging current <sup>(1)</sup> | V <sub>BFET</sub> = V <sub>OUT</sub>                            |     | 2                      |     | μA   |  |
| V <sub>BFETmax</sub>   | BFET Clamp voltage <sup>(1)</sup>    |                                                                 |     | V <sub>VIN</sub> + 6.4 |     | V    |  |
| R <sub>BFETdisch</sub> | BFET Discharging resistance to GND   | V <sub>EN/UVLO</sub> = 0 V, I <sub>BFET</sub> = 100 mA          | 15  | 26                     | 36  | Ω    |  |
| TSD (THERMA            | AL SHUT DOWN)                        |                                                                 | u.  |                        |     |      |  |
| T <sub>SHDN</sub>      | TSD Threshold, rising <sup>(1)</sup> |                                                                 |     | 150                    |     | °C   |  |
| T <sub>SHDNhyst</sub>  | TSD Hysteresis <sup>(1)</sup>        |                                                                 |     | 10                     |     | °C   |  |
|                        |                                      | TPS259240                                                       | LA  | TCHED                  |     |      |  |
|                        | Thermal fault: latched or autoretry  | TPS259241                                                       | AUT | AUTO-RETRY             |     |      |  |

### 7.6 Timing Requirements

|                         | PARAMETER                                                             | TEST CONDITIONS                                                                  | MIN       | TYP | MAX | UNIT |
|-------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------|-----|-----|------|
| T <sub>ON</sub>         | Turn-on delay <sup>(1)</sup>                                          | $EN/UVLO \rightarrow H$ to $I_{VIN}$ = 100 mA, 1-A resistive load at OUT         |           | 220 |     | μs   |
| t <sub>OFFdly</sub>     | Turn Off delay <sup>(1)</sup>                                         | EN/UVLO $\downarrow$ to BFET $\downarrow$ , C <sub>BFET</sub> = 0                |           | 0.4 |     | μs   |
| dV/dT (OUT              | PUT RAMP CONTROL)                                                     |                                                                                  |           |     |     |      |
|                         | Output romp time                                                      | EN/UVLO $\rightarrow$ H to OUT = 11.7 V, C <sub>dVdT</sub> = 0                   | 0.7 1 1.3 |     |     |      |
| t <sub>dVd⊤</sub>       | Output ramp time                                                      | EN/UVLO $\rightarrow$ H to OUT = 11.7 V, C <sub>dVdT</sub> = 1 nF <sup>(1)</sup> |           |     | ms  |      |
| ILIM (CURR              | ENT LIMIT PROGRAMMING)                                                |                                                                                  |           |     |     |      |
| t <sub>FastOffDly</sub> | Fast-Trip comparator delay <sup>(1)</sup>                             | $I_{OUT} > I_{FASTRIP}$ to $I_{OUT} = 0$ (Switch Off)                            |           | 300 |     | ns   |
| BFET (BLO               | CKING FET GATE DRIVER)                                                |                                                                                  |           |     |     |      |
|                         | BFET Turn-On duration <sup>(1)</sup>                                  | EN/UVLO $\rightarrow$ H to V <sub>BFET</sub> = 12 V, C <sub>BFET</sub> = 1 nF    |           | 4.2 |     |      |
| t <sub>BFET-ON</sub>    |                                                                       | $EN/UVLO \rightarrow H$ to $VB_{FET}$ = 12 V, $C_{BFET}$ = 10 nF                 | 42        |     | ms  |      |
|                         | BFET Turn-Off duration <sup>(1)</sup>                                 | EN/UVLO $\rightarrow$ L to <sub>VBFET</sub> = 1 V, C <sub>BFET</sub> = 1 nF      |           |     |     |      |
| tBFET-OFF               |                                                                       | EN/UVLO $\rightarrow$ L to V <sub>BFET</sub> = 1 V, C <sub>BFET</sub> = 10 nF    |           |     |     | μs   |
| THERMAL S               | SHUTDOWN (TSD)                                                        |                                                                                  |           |     |     |      |
| t <sub>TSDdly</sub>     | Retry delay after TSD recovery,<br>TJ < [TSHDN - 10°C] <sup>(1)</sup> | TPS259241 only                                                                   |           | 100 |     | μs   |

(1) These parameters are provided for reference only and do not constitute part of TI's published device specifications for purposes of TI's product warranty.



### 7.7 Typical Characteristics

 $T_{J} = 25^{\circ}C, V_{VIN} = 12 \text{ V}, V_{EN/UVLO} = 2 \text{ V}, R_{ILIM} = 100 \text{ k}\Omega, C_{VIN} = 0.1 \text{ }\mu\text{F}, C_{OUT} = 1 \text{ }\mu\text{F}, C_{dVdT} = OPEN \text{ (unless stated otherwise)}$ 













### **Typical Characteristics (continued)**



**PRODUCT PREVIEW** 





### 8 Detailed Description

### 8.1 Overview

The TPS25924x is an e-fuse with integrated power switch that is used to manage current/voltage/start-up voltage ramp to a connected load. The device starts its operation by monitoring the VIN bus. When VIN exceeds the undervoltage-lockout threshold ( $V_{UVR}$ ), the device samples the EN/UVLO pin. A high level on this pin enables the internal MOSFET. As VIN rises, the internal MOSFET of the device will start conducting and allow current to flow from VIN to OUT. When EN/UVLO is held low (below  $V_{ENF}$ ), internal MOSFET is turned off. User also has the ability to modify the output voltage ramp time by connecting a capacitor between dV/dT pin and GND.

After a successful start-up sequence, the device now actively monitors its load current and input voltage, ensuring that the adjustable overload current limit  $I_{OL}$  is not exceeded and input voltage spikes are safely clamped to  $V_{OVC}$  level at the output. This keeps the output device safe from harmful voltage and current transients. The device also has built-in thermal sensor. In the event device temperature (T<sub>J</sub>) exceeds T<sub>SHDN</sub>, typically 150°C, the thermal shutdown circuitry will shut down the internal MOSFET thereby disconnecting the load from the supply. In TPS259240, the output will remain disconnected (MOSFET open) until power to device is recycled or EN/UVLO is toggled (pulled low and then high). The TPS259241 device will remain off during a cooling period until device temperature falls below  $T_{SHDN} - 10^{\circ}$ C, after which it will attempt to restart. This ON and OFF cycle will continue until fault is cleared.



### 8.2 Functional Block Diagram

#### 8.3 Feature Description

#### 8.3.1 GND

This is the most negative voltage in the circuit and is used as a reference for all voltage measurements unless otherwise specified.

**TPS259240, TPS259241** SLVSCU9 – AUGUST 2015

Copyright © 2015, Texas Instruments Incorporated

### Feature Description (continued)

#### 8.3.2 VIN

Input voltage to the TPS25924x. A ceramic bypass capacitor close to the device from VIN to GND is recommended to alleviate bus transients. The recommended operating voltage range is 4.5 V to 13.8 V for TPS25924x. The device can continuously sustain a voltage of 20 V on VIN pin. However, above the recommended maximum bus voltage, the device will be in over-voltage protection (OVP) mode, limiting the output voltage to  $V_{OVC}$ . The power dissipation in OVP mode is  $P_{D_oVP} = (V_{VIN} - V_{OVC}) \times I_{OUT}$ , which can potentially heat up the device and cause thermal shutdown.

#### 8.3.3 dV/dT

Connect a capacitor from this pin to GND to control the slew rate of the output voltage at power-on. This pin can be left floating to obtain a predetermined slew rate (minimum  $T_{dVdT}$ ) on the output. Equation governing slew rate at start-up is shown below:

$$\frac{dV_{OUT}}{dt} = \frac{I_{dVdT} \times GAIN_{dVdT}}{C_{dVdT} + C_{INT}}$$

Where:

$$\begin{split} & \mathsf{I}_{\mathsf{dVdT}} = 220 \text{ nA (TYP)} \\ & \mathsf{C}_{\mathsf{INT}} = 70 \text{ pF (TYP)} \\ & \mathsf{GAIN}_{\mathsf{dVdT}} = 4.85 \\ & \frac{\mathsf{dV}_{\mathsf{OUT}}}{\mathsf{dT}} = \text{ Desired output slew rate} \end{split}$$

The total ramp time  $(T_{dVdT})$  for 0 to VIN can be calculated using the following equation:

$$T_{dVdT} = 10^6 \times V_{IN} \times (C_{dVdT} + 70 \text{ pF})$$

For details on how to select an appropriate charging time/rate, refer to the applications section Setting Output Voltage Ramp Time ( $T_{dVdT}$ ).

#### 8.3.4 BFET

PRODUCT PREVIEW

Connect this pin to an external NFET that can be used to disconnect input supply from rest of the system in the event of power failure at VIN. The BFET pin is controlled by either input UVLO ( $V_{UVR}$ ) event or EN/UVLO (see Table 1). BFET can source charging current of 2  $\mu$ A (TYP) and sink (discharge) current from the gate of the external FET via a 26- $\Omega$  internal discharge resistor to initiate fast turn-off, typically <1  $\mu$ s. Due to 2  $\mu$ A charging current, it is recommended to use >10 M $\Omega$  impedance when probing the BFET node.

### 8.3.5 EN/UVLO

As an input pin, it controls both the ON/OFF state of the internal MOSFET and that of the external blocking FET. In its high state, the internal MOSFET is enabled and charging begins for the gate of external FET. A low on this pin will turn off the internal MOSFET and pull the gate of the external FET to GND via the built-in discharge resistor. High and Low levels are specified in the parametric table of the datasheet. The EN/UVLO pin is also used to clear a thermal shutdown latch in the TPS259240 by toggling this pin ( $H \rightarrow L$ ).

The internal de-glitch delay on EN/UVLO falling edge is intentionally kept low (1 us typical) for quick detection of power failure. When used with a resistor divider from supply to EN/UVLO to GND, power-fail detection on EN/UVLO helps in quick turn-off of the BFET driver, thereby stopping the flow of reverse current (see typical application diagram, Figure 43). For applications where a higher de-glitch delay on EN/UVLO is desired, or when the supply is particularly noisy, it is recommended to use an external bypass capacitor from EN/UVLO to GND.

| Table 1. BFET              |                      |           |  |  |  |  |
|----------------------------|----------------------|-----------|--|--|--|--|
| EN/UVLO > V <sub>ENR</sub> | VIN>V <sub>UVR</sub> | BFET MODE |  |  |  |  |
| Н                          | Н                    | Charge    |  |  |  |  |
| Х                          | L                    | Discharge |  |  |  |  |
| L                          | Х                    | Discharge |  |  |  |  |



(2)

Copyright © 2015, Texas Instruments Incorporated



(3)

#### 8.3.6 ILIM

The device continuously monitors the load current and keeps it limited to the value programmed by  $R_{ILIM}$ . After start-up event and during normal operation, current limit is set to  $I_{OL}$  (over-load current limit).

$$I_{OL} = \left(0.7 + 3 \times 10^{-5} \times R_{ILIM}\right)$$

When power dissipation in the internal MOSFET [ $P_D = (V_{VIN} - V_{OUT}) \times I_{OUT}$ ] exceeds 10 W, there is a 2% – 12% thermal foldback in the current limit value so that  $I_{OL}$  drops to  $I_{SC}$ . In each of the two modes, MOSFET gate voltage is regulated to throttle short-circuit and overload current flowing to the load. Eventually, the device shuts down due to over temperature.



Figure 36. Thermal Foldback in Current Limit

During a transient short circuit event, the current through the device increases very rapidly. The current-limit amplifier cannot respond very quickly to this event due to its limited bandwidth. Therefore, the TPS25924x incorporates a fast-trip comparator, which shuts down the pass device very quickly when  $I_{OUT} > I_{FASTRIP}$ , and terminates the rapid short-circuit peak current. The trip threshold is set to 60% higher than the programmed overload current limit ( $I_{FASTRIP} = 1.6 \times I_{OL}$ ). After the transient short-circuit peak current has been terminated by the fast-trip comparator, the current limit amplifier smoothly regulates the output current to  $I_{OL}$  (see figure below).





#### 8.4 Device Functional Modes

The TPS25924x is a hot-swap controller with integrated power switch that is used to manage current/voltage/start-up voltage ramp to a connected load. The device starts its operation by monitoring the VIN bus. When  $V_{VIN}$  exceeds the undervoltage-lockout threshold ( $V_{UVR}$ ), the device samples the EN/UVLO pin. A high level on this pin enables the internal MOSFET and also start charging the gate of external blocking FET (if connected) via the BFET pin. As VIN rises, the internal MOSFET of the device and external FET (if connected) will start conducting and allow current to flow from VIN to OUT. When EN/UVLO is held low (that is, below  $V_{ENF}$ ), the internal MOSFET is turned off and BFET pin is discharged, thereby, blocking the flow of current from VIN to OUT. User also has the ability to modify the output voltage ramp time by connecting a capacitor between dV/dT pin and GND.

Having successfully completed its start-up sequence, the device now actively monitors its load current and input voltage, ensuring that the adjustable overload current limit  $I_{OL}$  is not exceeded and input voltage spikes are safely clamped to  $V_{OVC}$  level at the output. This keeps the output device safe from harmful voltage and current transients. The device also has built-in thermal sensor. In the event device temperature (T<sub>J</sub>) exceeds T<sub>SHDN</sub>, typically 150°C, the thermal shutdown circuitry will shut down the internal MOSFET thereby disconnecting the load from the supply. In the TPS259240, the output will remain disconnected (MOSFET open) until power to device is recycled or EN/UVLO is toggled (pulled low and then high). The TPS259241 device will remain off during a cooling period until device temperature falls below  $T_{SHDN} - 10^{\circ}C$ , after which it will attempt to restart. This ON and OFF cycle will continue until fault is cleared.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPS25924x is a smart eFuse. It is typically used for Hot-Swap and Power rail protection applications. It operates from 4.5 V to 18 V with programmable current limit and undervoltage protection. The device aids in controlling the in-rush current and provides precise current limiting during overload conditions for systems such as Set-Top-Box, DTVs, Gaming Consoles, SSDs/HDDs and Smart Meters. The device also provides robust protection for multiple faults on the sub-system rail.

The following design procedure can be used to select component values for the device. Alternatively, the WEBENCH<sup>®</sup> software may be used to generate a complete design. The WEBENCH<sup>®</sup> software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. Additionally, a spreadsheet design tool *TPS2592xx Design Calculator* (SLUC570) is available on web folder. This section presents a simplified discussion of the design process.

#### 9.2 Typical Applications







#### 9.2.1.1 Design Requirements

| 5                                                   |                                   |  |  |  |
|-----------------------------------------------------|-----------------------------------|--|--|--|
| DESIGN PARAMETER                                    | EXAMPLE VALUE                     |  |  |  |
| Input voltage range, V <sub>IN</sub>                | 12 V                              |  |  |  |
| Undervoltage lockout set point, V <sub>(UV)</sub>   | Default: V <sub>UVR</sub> = 4.3 V |  |  |  |
| Overvoltage protection set point, V <sub>(OV)</sub> | Default: V <sub>OVC</sub> = 15 V  |  |  |  |
| Load at Start-Up, R <sub>L(SU)</sub>                | 4 Ω                               |  |  |  |
| Current limit, I <sub>OL</sub> = I <sub>ILIM</sub>  | 3.7 A                             |  |  |  |
| Load capacitance, C <sub>OUT</sub>                  | 1 µF                              |  |  |  |
| Maximum ambient temperature, T <sub>A</sub>         | 85°C                              |  |  |  |

Texas Instruments

#### 9.2.1.2 Detailed Design Procedure

The following design procedure can be used to select component values for the TPS25924x.

#### 9.2.1.2.1 Step by Step Design Procedure

This design procedure below seeks to control the junction temperature of device under both static and transient conditions by proper selection of output ramp-up time and associated support components. The designer can adjust this procedure to fit the application and design criteria.

#### 9.2.1.2.2 Programming the Current-Limit Threshold: RILIM Selection

The R<sub>ILIM</sub> resistor at the ILIM pin sets the over load current limit, this can be set using Equation 4.

$$R_{\rm ILIM} = \frac{I_{\rm ILIM} - 0.7}{3 \times 10^{-5}}$$
(4)

For  $I_{OL} = I_{ILIM} = 3.7$  A, from Equation 4,  $R_{ILIM} = 100$  k $\Omega$ , choose closest standard value resistor with 1% tolerance.

#### 9.2.1.2.3 Undervoltage Lockout Set Point

The undervoltage lockout (UVLO) trip point is adjusted using the external voltage divider network of  $R_1$  and  $R_2$  as connected between IN, EN/UVLO and GND pins of the device. The values required for setting the undervoltage are calculated solving Equation 5.

$$V_{(UV)} = \frac{R_1 + R_2}{R_2} \times V_{ENR}$$
(5)

Where  $V_{ENR} = 1.4$  V is enable voltage rising threshold.

Since  $R_1$  and  $R_2$  will leak the current from input supply (VIN), these resistors should be selected based on the acceptable leakage current from input power supply (VIN). The current drawnby  $R_1$  and  $R_2$  from the power supply  $\{I_{R12} = V_{IN}/(R_1 + R_2)\}$ .

However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current,  $I_{R12}$  must be chosen to be 20x greater than the leakage current expected.

For default UVLO of V<sub>UVR</sub> = 4.3 V, select R<sub>2</sub> = OPEN, and R<sub>1</sub> = 1 M $\Omega$ . Since EN/UVLO pin is rated only to 7 V, it cannot be connected directly to V<sub>IN</sub>= 12 V. It has to be connected through R<sub>1</sub> = 1 M $\Omega$  only, so that the pull-up current for EN/UVLO pin is limited to < 20  $\mu$ A.

The power failure threshold is detected on the falling edge of supply. This threshold voltage is 4% lower than the rising threshold,  $V_{UVR}$ . This is calculated using Equation 6.

$$V_{(PFAIL)} = 0.96 \text{ x } V_{UVR}$$

PRODUCT PREVIEW

Where  $V_{UVR}$  is 4.3 V, Power fail threshold set is 4.1 V.

#### 9.2.1.2.4 Setting Output Voltage Ramp Time (T<sub>dVdT</sub>)

For a successful design, the junction temperature of device should be kept below the absolute-maximum rating during both dynamic (start-up) and steady state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and in-rush current limit required with system capacitance to avoid thermal shutdown during start-up with and without load.

The ramp-up capacitor  $C_{dVdT}$  needed is calculated considering the two possible cases:

#### 9.2.1.2.4.1 Case 1: Start-Up without Load: Only Output Capacitance C<sub>OUT</sub> Draws Current During Start-Up

During start-up, as the output capacitor charges, the voltage difference as well as the power dissipated across the internal FET decreases. The average power dissipated in the device during start-up is calculated using Equation 8.

For TPS25924x, the inrush current is determined as:

$$I_{(INRUSH)} = C_{(OUT)} \times \frac{V_{(IN)}}{T_{dVdT}}$$

Copyright © 2015, Texas Instruments Incorporated

(6)



Power dissipation during start-up is:

 $P_{D(INRUSH)} = 0.5 \times V_{(IN)} \times I_{(INRUSH)}$ 

Equation 8 assumes that load does not draw any current until the output voltage has reached its final value.

#### 9.2.1.2.4.2 Case 2: Start-Up with Load: Output Capacitance C<sub>OUT</sub> and Load Draws Current During Start-Up

When load draws current during the turn-on sequence, there will be additional power dissipated. Considering a resistive load during start-up ( $R_{L(SU)}$ ), load current ramps up proportionally with increase in output voltage during  $T_{dVdT}$  time. The average power dissipation in the internal FET during charging time due to resistive load is given by:

$$P_{D(LOAD)} = \left(\frac{1}{6}\right) \times \frac{V^2(IN)}{R_L(SU)}$$
(9)

Total power dissipated in the device during startup is:

$$P_{D(STARTUP)} = P_{D(INRUSH)} + P_{D(LOAD)}$$
(10)

)]

Total current during startup is given by:

$$I_{(STARTUP)} = I_{(INRUSH)} + I_{L}(t)$$

If I<sub>(STARTUP)</sub> > I<sub>OL</sub>, the device limits the current to I<sub>OL</sub> and the current limited charging time is determined by:

| $T_{dVdT}(Current-Limited) = C_{OI}$ | JT X R <sub>L(SU)</sub> X | IOL<br>I(INRUSH) | $\frac{I_{(INRUSH)}}{I_{OL} - \frac{V_{(IN)}}{R_{L(SU)}}}$ |
|--------------------------------------|---------------------------|------------------|------------------------------------------------------------|
|--------------------------------------|---------------------------|------------------|------------------------------------------------------------|

The power dissipation, with and without load, for selected start-up time should not exceed the shutdown limits as shown in Figure 40.



Figure 40. Thermal Shutdown Limit Plot

For the design example under discussion, select ramp-up capacitor  $C_{dVdT}$  = OPEN. Then, using Equation 2.

$$T_{dVdT} = 10^{6} \times 12 \times (0 + 70 \text{ pF}) = 840 \text{ }\mu\text{s}$$
(13)  
The inrush current drawn by the load capacitance (C<sub>OUT</sub>) during ramp-up using Equation 7.  
$$I_{(INRUSH)} = 1 \ \mu\text{F} \times \frac{12}{840 \ \mu\text{s}} = 15 \text{ mA}$$
(14)  
The inrush Power dissipation is calculated, using Equation 8.  
$$P_{D(INRUSH)} = 0.5 \times 12 \times 15 \text{ m} = 90 \text{ mW}$$
(15)

Copyright © 2015, Texas Instruments Incorporated

(8)

(11)

(12)



For 90 mW of power loss, the thermal shut down time of the device should not be less than the ramp-up time  $T_{dVdT}$  to avoid the false trip at maximum operating temperature. From thermal shutdown limit graph Figure 40 at  $T_A = 85^{\circ}$ C, for 90 mW of power, the shutdown time is infinite. So it is safe to use 0.79 ms as start-up time without any load on output.

Considering the start-up with load 4  $\Omega$ , the additional power dissipation, when load is present during start up is calculated, using Equation 9.

$$P_{D(LOAD)} = \frac{12 \times 12}{6 \times 4} = 6 \text{ W}$$
(16)

The total device power dissipation during start up, using Equation 10 is:

P<sub>D(STARTUP)</sub> = 6 + 90 m = 6.09 W

(17)

From thermal shutdown limit graph at  $T_A = 85^{\circ}$ C, the thermal shutdown time for 6.09 W is more than 10 ms. So it is well within acceptable limits to not use an external capacitor ( $C_{dV/dT}$ ) with start-up load of 4  $\Omega$ .

If, due to large  $C_{OUT}$ , there is a need to decrease the power loss during start-up, it can be done with increase of  $C_{dVdT}$  capacitor.

#### 9.2.1.2.5 Support Component Selection - CVIN

 $C_{VIN}$  is a bypass capacitor to help control transient voltages, unit emissions, and local supply noise. Where acceptable, a value in the range of 0.001  $\mu$ F to 0.1  $\mu$ F is recommended for  $C_{VIN}$ .

#### 9.2.1.3 Application Curves



#### 9.2.2 Inrush and Reverse Current Protection for Hold-Up Capacitor Application (for example, SSD)





#### 9.2.2.1 Design Requirements

| DESIGN PARAMETER                                   | EXAMPLE VALUE                    |  |
|----------------------------------------------------|----------------------------------|--|
| Input voltage range, V <sub>IN</sub>               | 12 V                             |  |
| Undervoltage lockout set point, V(UV)              | 10.8 V                           |  |
| Overvoltage protection set point, $V_{(OV)}$       | Default: V <sub>OVC</sub> = 15 V |  |
| Load at Start-Up, R <sub>L(SU)</sub>               | 1000 Ω                           |  |
| Current limit, I <sub>OL</sub> = I <sub>ILIM</sub> | 3 A                              |  |
| Load capacitance, C <sub>OUT</sub>                 | 4700 µF                          |  |
| Maximum ambient temperature, T <sub>A</sub>        | 85°C                             |  |

#### **Table 3. Design Parameters**

#### 9.2.2.2 Detailed Design Procedure

#### 9.2.2.2.1 Programming the Current-Limit Threshold: R<sub>IIIM</sub> Selection

The  $R_{IIIM}$  resistor at the ILIM pin sets the over load current limit, this can be set using Equation 4.

For  $I_{OL} = I_{ILIM} = 3$  A, from Equation 4,  $R_{ILIM} = 76.8$  k $\Omega$ . Choose closest standard value resistor with 1% tolerance.

#### 9.2.2.2.2 Undervoltage Lockout Set Point

The undervoltage lockout (UVLO) trip point is adjusted using the external voltage divider network of R<sub>1</sub> and R<sub>2</sub> as connected between IN, EN/UVLO and GND pins of the device. The values required for setting the undervoltage are calculated solving Equation 5.

For UVLO of  $V_{(UV)}$  = 10.8 V, select  $R_2$  = 150 k $\Omega$ , and  $R_1$  = 1 M $\Omega$ .

The power failure threshold is detected on the falling edge of supply. This threshold voltage is 4% lower than the rising threshold,  $V_{(UV)}$ . This is calculated using Equation 6.

Where  $V_{(UV)} = 10.73$  V, Power fail threshold set is  $V_{(PFAIL)} = 10.35$  V.

#### 9.2.2.2.3 Setting Output Voltage Ramp Time (T<sub>dVdT</sub>)

For a successful design, the junction temperature of device should be kept below the absolute-maximum rating during both dynamic (start-up) and steady state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and in-rush current limit required with system capacitance to avoid thermal shutdown during start-up with and without load.

For the design example under discussion, select ramp-up capacitor  $C_{dVdT}$  = 22 nF. Then, using Equation 2.

The inrush current drawn by the load capacitance ( $C_{OUT}$ ) during ramp-up using Equation 7.

$$I_{(INRUSH)} = 4700 \ \mu F \ x \ \frac{12}{265 \ ms} = 213 \ mA$$
 (19)

The inrush Power dissipation is calculated, using Equation 8.

P<sub>D(INRUSH)</sub> = 0.5 x 12 x 213 m = 1278 mW

Considering the start-up with load 1000  $\Omega$ , the additional power dissipation, when load is present during start up is calculated, using Equation 9.

$$P_{D(LOAD)} = \frac{12 \times 12}{6 \times 1000} = 24 \text{ mW}$$
(21)

The total device power dissipation during start up is:

P<sub>D(STARTUP)</sub> = 1278 + 24 = 1302 mW

From thermal shutdown limit graph at  $T_A = 85^{\circ}C$ , the thermal shutdown time for 1.3 W is more than 300 ms. So the device will start safely.

(18)

(20)

(22)

#### **TPS259240**, **TPS259241** SLVSCU9 – AUGUST 2015

www.ti.com

**NSTRUMENTS** 

EXAS

If CdVdT = 4.7 nF was used, the device would have tried to charge the  $4700-\mu$ F output cap with inrush current of 986 mA in 57.24 ms, dissipating power of 5.94 W. This is outside the safe starting condition of the device, and would have led the device to enter thermal shutdown during start-up.



### 9.2.2.3 Application Curves



### **10** Power Supply Recommendations

The device is designed for supply voltage range of 4.5 V  $\leq$  V<sub>IN</sub>  $\leq$  18 V. If the input supply is located more than a few inches from the device an input ceramic bypass capacitor higher than 0.1 µF is recommended. Power supply should be rated higher than the current limit set to avoid voltage droops during over current and short-circuit conditions.

### 10.1 Transient Protection

In case of short circuit and over load current limit, when the device interrupts current flow, input inductance generates a positive voltage spike on the input and output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on value of inductance in series to the input or output of the device. Such transients can exceed the Absolute Maximum Ratings of the device if steps are not taken to address the issue.

Typical methods for addressing transients include:

- Minimizing lead length and inductance into and out of the device
- Using large PCB GND plane
- Schottky diode across the output to absorb negative spikes
- A low value ceramic capacitor ( $C_{(IN)} = 0.001 \ \mu\text{F}$  to 0.1  $\mu\text{F}$ ) to absorb the energy and dampen the transients. The approximate value of input capacitance can be estimated with Equation 23.

$$V_{SPIKE(Absolute)} = V_{(IN)} + I_{(LOAD)} \times \sqrt{\frac{L_{(IN)}}{C_{(IN)}}}$$

Where:

- $V_{(IN)}$  is the nominal supply voltage
- $I_{(LOAD)}$  is the load current
- L(IN) equals the effective inductance seen looking into the source
- $C_{(IN)}$  is the capacitance present at the input

Some applications may require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the Absolute Maximum Ratings of the device.

The circuit implementation with optional protection components (a ceramic capacitor, TVS and schottky diode) is shown in Figure 46.



Figure 46. Circuit Implementation with Optional Protection Components

#### **10.2 Output Short-Circuit Measurements**

It is difficult to obtain repeatable and similar short-circuit testing results. Source bypassing, input leads, circuit layout and component selection, output shorting method, relative location of the short, and instrumentation all contribute to variation in results. The actual short itself exhibits a certain degree of randomness as it microscopically bounces and arcs. Care in configuration and methods must be used to obtain realistic results. Do not expect to see waveforms exactly like those in the data sheet; every setup differs.

(23)

### 11 Layout

#### 11.1 Layout Guidelines

- For all applications, a 0.01-µF or greater ceramic decoupling capacitor is recommended between IN terminal and GND. For hot-plug applications, where input power path inductance is negligible, this capacitor can be eliminated/minimized.
- The optimum placement of decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC. See Figure 47 for a PCB layout example.
- High current carrying power path connections should be as short as possible and should be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC. The PCB ground should be a copper plane or island on the board.
- Locate all support components: R<sub>ILIM</sub>, C<sub>dVdT</sub> and resistors for EN/UVLO, close to their connection pin. Connect
  the other end of the component to the GND pin of the device with shortest trace length. The trace routing for
  the R<sub>ILIM</sub> and C<sub>dVdT</sub> components to the device should be as short as possible to reduce parasitic effects on
  the current limit and soft start timing. These traces should not have any coupling to switching signals on the
  board.
- Protection devices such as TVS, snubbers, capacitors, or diodes should be placed physically close to the device they are intended to protect, and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it should be physically close to the OUT pins.
- Obtaining acceptable performance with alternate layout schemes is possible; however this layout has been shown to produce good results and is intended as a guideline.

### 11.2 Layout Example



\* Optional: Needed only to suppress the transients caused by inductive load switching

#### Figure 47. Layout Example



**PRODUCT PREVIEW** 

### **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

TPS2592xx Design Calculator (SLUC570)

#### 12.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| lable | 4. R | elated | Links |  |
|-------|------|--------|-------|--|
|       |      |        |       |  |

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|------------------------|---------------------|---------------------|
| TPS259241 | Click here     | Click here   | Click here             | Click here          | Click here          |
| TPS259240 | Click here     | Click here   | Click here             | Click here          | Click here          |

### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### **MECHANICAL DATA**



- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features
- and dimensions, if present



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated